IISc researchers develop design framework to build next-generation analog computing chipsets
The IISc team has built a prototype of an analog chipset called ARYABHAT-1 - Analog Reconfigurable Technology And Bias-scalable Hardware for AI Tasks.
Press Trust of India | July 6, 2022 | 08:13 AM IST
Bengaluru: Researchers at the Indian Institute of Science (IISc) have developed a design framework to build next-generation analog computing chipsets that could be faster and require less power than the digital chips found in most electronic devices.
Using their novel design framework, the team has built a prototype of an analog chipset called ARYABHAT-1 (Analog Reconfigurable Technology And Bias-scalable Hardware for AI Tasks), the Bengaluru-based IISc said in a statement on Tuesday.
Also read | IAF receives 7.5 lakh applications under Agnipath scheme; closes registration
"This type of chipset can be especially helpful for Artificial Intelligence (AI)-based applications like object or speech recognition – think Alexa or Siri – or those that require massive parallel computing operations at high speeds," it said. Most electronic devices, particularly those that involve computing, use digital chips because the design process is simple and scalable, it noted.
“But the advantage of analog is huge. You will get orders of magnitude improvement in power and size,” explains Chetan Singh Thakur, Assistant Professor at the Department of Electronic Systems Engineering (DESE), IISc, whose lab is leading the efforts to develop the analog chipset.
In applications that do not require precise calculations, analog computing has the potential to outperform digital computing as the former is more energy-efficient. However, there are several technology hurdles to overcome while designing analog chips. Unlike digital chips, testing and co-design of analog processors is difficult.
Also read | Higher Education: Drop confusing ‘deemed university’ tag, amend UGC Act, says Parliament panel
Large-scale digital processors can be easily synthesised by compiling a high-level code, and the same design can be ported across different generations of technology development -- say, from a 7 nm chipset to a 3 nm chipset -- with minimal modifications, the statement said.
Because analog chips don’t scale easily, they need to be individually customised when transitioning to the next generation technology or to a new application -- their design is expensive, it said. Another challenge is that trading off precision and speed with power and area is not easy when it comes to analog design, it added.
In digital design, simply adding more components like logic units to the same chip can increase precision, and the power at which they operate can be adjusted without affecting the device performance, the statement noted. To overcome these challenges, the team has designed a novel framework that allows the development of analog processors which scale just like digital processors.
Its chipset can be reconfigured and programmed so that the same analog modules can be ported across different generations of process design and across different applications, it said. “You can synthesise the same kind of chip at either 180 nm or at 7 nm, just like digital design,” said Thakur.
Also read | UGC considering part-time PhD programmes for working professionals: Report
Different machine learning architectures can be programmed on ARYABHAT, and like digital processors, can operate robustly across a wide range of temperatures, the researchers said. They added that the architecture is also “bias-scalable” -- its performance remains the same when the operating conditions like voltage or current are modified. This means that the same chipset can be configured for either ultra-energy-efficient Internet of Things (IoT) applications or for high-speed tasks like object detection.
The design framework was developed as part of IISc student Pratik Kumar’s PhD work, and in collaboration with Shantanu Chakrabartty, Professor at the McKelvey School of Engineering, Washington University in St Louis (WashU), US, who also serves as WashU’s McDonnell Academy ambassador to IISc.
“It’s good to see the theory of analog bias-scalable computing being manifested in reality and for practical applications,” said Chakrabartty, who had earlier proposed bias-scalable analog circuits. The researchers have outlined their findings in two pre-print studies that are currently under peer review. They have also filed patents and are planning to work with industry partners to commercialise the technology, the statement said.
Follow us for the latest education news on colleges and universities, admission, courses, exams, research, education policies, study abroad and more..
To get in touch, write to us at news@careers360.com.
Next Story
]Featured News
]- Delhi University to allow students to complete a semester at a foreign university
- Delhi University’s 4-year degree students may have option to complete PG in 1 year
- Interest in MDI Gurgaon’s EMBA growing, attracts learners from across professions
- NTA Overhaul: 1,000 secure exam centres, biometrics to prevent fraud, question paper changes, suggests panel
- What changes in NEET UG? Experts’ panel suggests multi-stage exam, security overhaul, simpler process to NTA
- Use KVs, JNVs as NEET, JEE Main exam centres: High Level Committee on NTA
- Maharashtra cluster universities may now comprise only self-financed colleges; government tables Bill
- National Testing Agency exam count dropped by over 50% in 2024; lowest in 5 years
- NIOS Exams: Over 35,000 cheating cases reported since 2022, education ministry tells Lok Sabha
- South Asian University plans more online degrees, course, to start arts, management faculties